

# Design and Implementation of a Digital Quadrature Amplitude Modulator QAM-16 using FPGA

## Dr. Kamal Aboutabikh<sup>1</sup>, Dr. Abdul-Aziz Shokyfeh<sup>2</sup>, Dr. Amer Garib<sup>3</sup>

Faculty of Informatics Engineering, Ittihad Private University, Damascus- Syria<sup>1,2,3</sup>

#### aboutabikh59@gmail.com

**Abstract:** In this paper, we propose the design and implementation mechanism for different digital modulators such as Quadrature Amplitude QAM-16 modulators based on the use of Quadrature Direct Digital Frequency Synthesizer (QDDFS) using Cyclone II EP2C20F484C7 FPGA from ALTERA placed on education and development board DE-1 with the following parameters:

- Clock frequency : FCLK=50MHz .

- Modulation type of signal is : QAM-16 .
- Frequency range : (0.011 Hz...10 MHz).
- Frequency Resolution : (0.011 Hz).
- Signal amplitude (5V).
- Data frequency : 1KHz .

- Digital designs allow the slides to modify and design development for results and better through reprogramming, depending on the user's desire.

Keywords: Digital Modulator, QAM, QAM-16, DDFS, QDDFS, FPGA.

#### I. INTRODUCTION

The mathematical principle of digital QAM modulation using QDDFS can be explained according to the diagram [1] shown in figure (1), where the Quadrature Amplitude Modulation achieved on multiply of data signal and samples of sinusoidal and cosine signals [2] stored in ROMs of QDDFS.

QAM-16 modulation achieved on adding (I.  $\cos w_c t$ ) and (Q.  $\sin w_c t$ ) signals from the QDDFS, where: I=1 or -1 or 3 or -3 and Q=1 or -1 or 3 or -3.

The stored values of the sine and cosine signals in ROM of DDFS and QDDFS are calculated according to the following equation [3]:

$$U_{sin}(i) = INT\left[\left(2^{m-1}-1\right).sin\left(\frac{360.i}{2^{b}}\right)\right]$$
(1)  
$$U_{cos}(i) = INT\left[\left(2^{m-1}-1\right).cos\left(\frac{360.i}{2^{b}}\right)\right]$$

For:

m = 8 bits, b = 13 bits, 
$$i = (0....2^{b} - 1) = (0...8191)$$

Then:

$$U_{sin}(i) = INT\left[\left(2^{8-1}-1\right).\sin\left(\frac{360.i}{2^{13}}\right)\right] = INT\left[127.\sin\left(\frac{360.i}{8192}\right)\right]$$
$$U_{cos}(i) = INT\left[\left(2^{8-1}-1\right).\cos\left(\frac{360.i}{2^{13}}\right)\right] = INT\left[127.\cos\left(\frac{360.i}{8192}\right)\right]$$



International Multidisciplinary Research Journal Reviews (IMRJR)

A Peer-reviewed journal Volume 1, Issue 2, October 2024 DOI 10.17148/IMRJR.2024.010201

$$U_{sin}(i) = (-127.....+127)$$
$$U_{cos}(i) = (-127.....+127)$$

To avoid negative values that are difficult to store in memory, we add a value off-set= 128

$$U_{sin}(i) = (0.....255)$$
  
 $U_{cos}(i) = (0.....255)$ 

In paper [4] present the design and simulation only of a modulation module for ASK using VHDL.

In paper [5] present the design and simulation of a modulation module for ASK ,FSK,BPSK,QPSK using VHDL.



Fig (1) Block diagram of digital QAM modulator using QDDFS

#### II. RESEARCH IMPORTANCE AND ITS OBJECTIVES

-In this paper digital QAM-16 modulator were designed, implemented and tested based on the use of Quadrature Digital Direct Frequency Synthesizer (QDDFS) using FPGA, VHDL and Graphical programming language with Quartus II 9.1 design environment.

-Using the digital QDDFS with mathematical operations (adding, multiply, division), makes the digital modulation design process flexible, accurate and highly efficient.

-Changing the data signal frequency, carrier signal frequency, frequency deviation and phase shift within different values explains the difference between digital modulation and analog modulation.

#### III. RESEARCH MATERIALS AND ITS WAYS

To design, and test the digital modulators for different modulation types of signals, the following tools and software are used:

-Cyclone II EP2C20F484C7 FPGA chip from ALTERA with highly accuracy, speed, and level specifications, placed on education and development board DE-1 [6].

-DDFS which is considered as highly accuracy techniques in sinusoidal and square signals synthesizing on FPGA chips. -VHDL programming language with Quartus II 9.1 design environment [7].

-Design Environment MATLAB R2008a

-GDS-1052 digital oscilloscope with Free Wave program to take the results .

-PC computer for designing and injecting the design in the FPGA chip.

The block diagram of the laboratory experiment platform [8] is shown in figure (2).





Fig (2) Block diagram of the laboratory experiment platform

## IV. BLOCK AND FUNCTIONAL DIAGRAMS OF A DIGITAL QAM-16 MODULATOR

The characteristics of QAM types is shown in table 1:

| Table.1 : types of QAM |                       |                    |  |  |  |  |  |  |  |
|------------------------|-----------------------|--------------------|--|--|--|--|--|--|--|
| Name of scheme         | Bit per symbol (bits) | Number of symbols  |  |  |  |  |  |  |  |
| QAM-4                  | 2                     | 2 <sup>2</sup> =4  |  |  |  |  |  |  |  |
| QAM-8                  | 3                     | 23=8               |  |  |  |  |  |  |  |
| QAM-16                 | 4                     | 2 <sup>4</sup> =16 |  |  |  |  |  |  |  |
| QAM-32                 | 4                     | 25=32              |  |  |  |  |  |  |  |
| QAM-64                 | 6                     | 26=64              |  |  |  |  |  |  |  |

The QAM-16 signal is given according to the fallowing equation [3] :

$$U_{QAM-16}(t) = I.\cos(2\pi f_c t) + Q.\sin(2\pi f_c t) , I = \mp 1 \text{ or } \pm 3 \text{ and } Q = \pm 1 \text{ or } \pm 3$$
(2)  
$$U_{QAM-16}(t) = A.\sin(2\pi f_c t + \theta)$$

Where:

Amplitude = A = 
$$\sqrt{(I)^2 + (Q)^2} = \sqrt{I^2 + Q^2}$$
 (3)

Phase = 
$$\theta = tan^{-1} \left(\frac{Q}{I}\right)$$
 (4)

Where:  $I = \pm 1$ ,  $\pm 3$ ,  $Q = \pm 1$ ,  $\pm 3$ , (w<sub>c</sub>) carrier frequency of signal.

Values of Data (0000, ....., 1111), I component, Q component, QAM-16 output signal, amplitude and phase QAM-16 given according to the table .2, the constellation diagrams of QAM-16 signal shown in figure (3).



| Table .2 : values of : I, Q, QAM-16, Phase and Amplitude QAM-16 |      |    |    |          |          |                         |       |                     |              |  |  |
|-----------------------------------------------------------------|------|----|----|----------|----------|-------------------------|-------|---------------------|--------------|--|--|
| Ν                                                               | Data | Q  | Ι  | Q*sin    | I*cos    | Out                     | Phase | Amplitude           | Scale factor |  |  |
| 0                                                               | 0000 | +3 | +3 | +3 sin   | +3 cos   | +3 sin+3 cos            | 45    | $3\sqrt{2} = 4.243$ | 5            |  |  |
| 1                                                               | 0001 | +3 | +1 | +3 sin   | $+ \cos$ | $+3\sin +\cos$          | 71.6  | $\sqrt{10} = 3.2$   | 4            |  |  |
| 2                                                               | 0010 | +3 | -3 | +3 sin   | -3 cos   | +3 sin -3 cos           | 135   | $3\sqrt{2} = 4.243$ | 5            |  |  |
| 3                                                               | 0011 | +3 | -1 | +3 sin   | - cos    | +3 sin - cos            | 108.4 | $\sqrt{10} = 3.2$   | 4            |  |  |
| 4                                                               | 0100 | -3 | +3 | -3 sin   | +3 cos   | - 3 sin +3 cos          | 315   | $3\sqrt{2} = 4.243$ | 5            |  |  |
| 5                                                               | 0101 | -3 | +1 | -3 sin   | $+ \cos$ | $-3 \sin + \cos \theta$ | 288.4 | $\sqrt{10} = 3.2$   | 4            |  |  |
| 6                                                               | 0110 | -3 | -3 | -3 sin   | -3 cos   | -3 sin -3 cos           | 225   | $3\sqrt{2} = 4.243$ | 5            |  |  |
| 7                                                               | 0111 | -3 | -1 | -3 sin   | - cos    | -3 sin - cos            | 251.6 | $\sqrt{10} = 3.2$   | 4            |  |  |
| 8                                                               | 1000 | +1 | +3 | $+ \sin$ | +3 cos   | $+ \sin + 3 \cos$       | 18.4  | $\sqrt{10} = 3.2$   | 4            |  |  |
| 9                                                               | 1001 | +1 | +1 | $+ \sin$ | $+ \cos$ | $+ \sin + \cos$         | 45    | $\sqrt{2} = 1.41$   | 2            |  |  |
| 10                                                              | 1010 | +1 | -3 | $+ \sin$ | -3 cos   | + sin - 3cos            | 1616  | $\sqrt{10} = 3.2$   | 4            |  |  |
| 11                                                              | 1011 | +1 | -1 | $+ \sin$ | - cos    | + sin - cos             | 135   | $\sqrt{2} = 1.41$   | 2            |  |  |
| 12                                                              | 1100 | -1 | +3 | - sin    | +3 cos   | +3 sin - cos            | 341.6 | $\sqrt{10} = 3.2$   | 4            |  |  |
| 13                                                              | 1101 | -1 | +1 | - sin    | $+\cos$  | $+ \sin - \cos$         | 315   | $\sqrt{2} = 1.41$   | 2            |  |  |
| 14                                                              | 1110 | -1 | -3 | - sin    | -3 cos   | $-\sin - 3\cos \theta$  | 198.4 | $\sqrt{10} = 3.2$   | 4            |  |  |
| 15                                                              | 1111 | -1 | -1 | - sin    | - cos    | - sin - cos             | 225   | $\sqrt{2} = 1.41$   | 2            |  |  |



Fig (3) the constellation diagrams of QAM-16 signal

The signal frequency (f) and frequency code (L) of DDFS is calculated according to the fallowing equations [3]:

$$f = \frac{L.F_{CLK}}{2^n}$$
(5)  
$$L = \frac{f.2^n}{F_{CLK}}$$

The functional diagram of digital QAM-16 modulator using QDDFS is shown in figure (4), where every 4 bits are represented by a single signal with its own amplitude and phase, and thus the 4 bits have 16 different combinations, where the two LSB bits represent the (I) component and the two MSB bits represent the (Q) component.

imrjr.com





Fig (4) Block diagram of digital QAM-16 using QDDFS

The functional diagram of digital QAM-16 modulator in Quartus II 9.1 design environment is shown in figure (5). It consists of : QDDFS block , constant block and summation block ,where output signals of block diagram of digital QAM-16 are :

data signal and QAM-16 signal with the following parameters [9]:

-Clock frequency: F<sub>CLK</sub>=50 MHz

- -Modulation type of signal is : QAM-16.
- -Carrier frequency of QAM-16 : f= 1 MHz.
- -Frequency of data signal : 1 KHz

-Frequency range of QDDFS : (0.011 Hz...25 MHz).

-Frequency Resolution of QDDFS : (0.011 Hz).

-Size of QDDFS ROM: 2 x 13KB.

-DAC :with 8 bits.

-Bits numbers of Phase Accumulator : n=32 bits

-Signal amplitude (5V).

For 
$$f = 1 \text{ MHz} \Rightarrow CODE f = L = \frac{f \cdot 2^n}{F_{CLK}} = \frac{1 \cdot 2^{32}}{50} = 85899346$$





Fig (5) functional diagram of digital QAM-16 modulator in Quartus II 9.1 design environment

#### V. BLOCK AND FUNCTIONAL DIAGRAMS OF A QDDFS

The QDDFS is assigned to form two signals, the first a sine and the second a cosine, with a phase shift of 90 degrees between them at a frequency of 1 MHz.

The block diagram of digital QDDFS is shown in figure (6), it is consists of ROM\_SIN for a sine wave and ROM\_COS for a cosine waves and phase accumulator with 32 bits, LPF1 (low pass filter), LPF2, DAC1, DAC2 and clock generator ( $F_{CLK}$ =50 MHz), where L represents the generated frequency code according to the mathematical relation (5).



Fig (6) block diagram of QDDFS

The functional diagram of digital QDDFS in Quartus II 9.1 design environment is shown in figure (7), it is consists of a sine wave generator and a cosine wave generator.





Fig (7) functional diagram of QDDFS in Quartus II 9.1 design environment

The result of designed QDDFS in Quartus II 9.1 design environment is shown in figure (8) in time domain , where carrier frequency of signals 1MHz and phase shift is  $(90^{\circ})$ .



Fig (8) quadrature signals (sin and cos) in time domain

## VI. FUNCTIONAL DIAGRAMS OF A CONSTANT BLOCK (CONSTANT)

The block of constants is assigned to form the constants (3,-3,1, -1) for the (Q) and (I) components.

The functional diagram of Constant block (CONSTANT) in Quartus II 9.1 design environment is shown in figure (9)





Fig (9) functional diagram of constant block in Quartus II 9.1 design environment

#### VII. FUNCTIONAL DIAGRAMS OF A SUMMATION BLOCK

The sum block is dedicated to forming the following sum signal:

$$U_{OAM-16}(t) = I.\cos(2\pi f t) + Q.\sin(2\pi f t)$$
,  $I = \mp 1$  or  $\pm 3$  and  $Q = \pm 1$  or  $\pm 3$ 

and also to adjust the scales of the sum signal values so that their digital values are within the limits of the DAC used in the design.

The functional diagram of sum block (CONST) in Quartus II 9.1 design environment is shown in figure (10).



Fig (10) functional diagram of summation block in Quartus II 9.1 design environment

The result of designed digital QAM-16 modulator in Quartus II 9.1 design environment is shown in figure (11) in time domains , where frequency of data signal : 1 KHz , carrier frequency of QAM-16 : 1 MHz , phase shift :  $45^{\circ}$ ,  $135^{\circ}$ ,  $225^{\circ}$ ,  $315^{\circ}$ ,  $71.6^{\circ}$ , 18.4,  $108.4^{\circ}$ ,  $288.4^{\circ}$ ,  $251.6^{\circ}$ ,  $161.6^{\circ}$ ,  $341.6^{\circ}$ ,  $198.4^{\circ}$ .





Fig (11) QAM-16 signals in time domains according values of table.2

#### VIII. DISCUSSION AND CONCLUSION

- Depending on the previous practical results ,the digital QAM-16 modulator were successfully designed using FPGA.

- In this research, the digital modulators were designed with QDDFS which is considered as a highly accuracy technique in carrier sinusoidal, data signal, and QAM-16 synthesizing on FPGA chips.

- Practical experiments described in the study suggest how these modulators can be used in real communication devices.

- There is a possibility to develop this algorithm through designing digital QAM-64 and QAM-128,QAM-256 and another modulators types.

#### REFERENCES

- [1]. Fuqin Xiong digital Modulation Techniques,-(Artech House telecommunications library),/653/pages., 2000
- [2]. <u>www.complextereal.com (All</u> About Modulation –Part I)
- [3]. Goldberg, "Digital Frequency Synthesis Demystified";1999.
- [4]. Advances in Computer Science Research ,volume 78, 3rd International Workshop on Materials Engineering and Computer Science Research (IWMECS 2018).
- [5]. MOLABANTI PRAVEEN KUMAR, T.S.R KRISHNA PRASAD, M.VIJAYA KUMA, Implementation of Digital Communication Laboratory on FPGA, International Journal of Advanced Research in Computer and Communication Engineering, Vol. 2, Issue 11, November 2013
- [6]. ALTERA, CORPORATION," Cyclone II Device Family Data Sheet"; 2005.
- [7]. ALTERA, CORPORATION," Cyclone II FPGA Starter Development Board";2003.



International Multidisciplinary Research Journal Reviews (IMRJR)

A Peer-reviewed journal

Volume 1, Issue 2, October 2024

DOI 10.17148/IMRJR.2024.010201

- [8]. Dr. Kamal Aboutabikh, Dr. Ibrahim Haidar, Dr. Amer Garib, Design and Implementation of a Digital FIR LPF with Variable Pass-Band for ECG Signal using FPGA, International Journal of Advanced Research in Computer and Communication Engineering Vol. 4, Issue 9, September 2015.
- [9]. Volnei A. Pedroni, Circuit Design With VHDL, MIT Press Cambridge, Massa- chusetts London, England (2004) 364.

#### BIOGRAPHY



**Dr. Kamal Aboutabikh** holds a PhD in communication engineering in 1988 from the USSR , university of communication in Leningrad , holds a degree assistant professor in 2009 from Aleppo university.

Lecturer at Department of Biomedical Engineering, Al Andalus University for Medical Sciences-Syria, Tishreen University-Syria, Corduba Private University-Syria, Kassala University-Sudan and Ittihad Private University-Syria.

Publish a lot of research in the field of digital communication and digital signal processing in the universities journals of Syria and in the European and Indian journals.

Working in the field of programming FPGA by using VHDL and design of Digital Filters.



**Dr. Abdul-Aziz Shokyfeh** holds a PhD in telecom engineering in 2017 from Damascus Syria, Faculty of Mechanical and Electrical Engineering Telecommunication and electronic department .

Lecture at Electric engineering, computer engineering, control and automation engineering, telecom and electronic engineering at Damascus University.

Dean of IT college at Ittehad Private University, from 2023 till now.

Publish a lot of research in field of antenna in Syrian and European journals .Working in field of PBXs, Network, low current system and solution.



**Dr. Amer Garib** holds a PhD in communication engineering in 1994 from the USSR, university of communication in Leningrad. Lecturer at Department of Faculty of Informatics Engineering, Ittihad Private University-Syria.

Publish a lot of research in the field of digital communication in the universities of Syria and in the Indian journals.

Working in the field of Digital Communication Systems and design of Antenna Systems.